

# August 2010

### Features

- 2M x 36 or 4M x 18.
- On-chip delay-locked loop (DLL) for wide data valid window.
- Separate read and write ports with concurrent read and write operations.
- Synchronous pipeline read with late write operation.
- Double data rate (DDR) interface for read and write input ports.
- Fixed 4-bit burst for read and write operations.
- · Clock stop support.
- Two input clocks (K and K) for address and control registering at rising edges only.
- Two echo clocks (CQ and CQ) that are delivered simultaneously with data.

- +1.8V core power supply and 1.5, 1.8V  $V_{\text{DDQ}},$  used with 0.75, 0.9V  $V_{\text{REF}}$
- · HSTL input and output levels.
- Registered addresses, write and read controls, byte writes, data in, and data outputs.
- · Full data coherency.
- Boundary scan using limited set of JTAG 1149.1 functions.
- · Byte write capability.
- Fine ball grid array (FBGA) package
  - 15mm x 17mm body size
  - 1mm pitch
  - 165-ball (11 x 15) array
- Programmable impedance output drivers via 5x user-supplied precision resistor.

#### Description

The 72Mb IS61QDPB42M36 and

IS61QDPB44M18 are synchronous, high-performance CMOS static random access memory (SRAM) devices. These SRAMs have separate I/Os, eliminating the need for high-speed bus turnaround. The rising edge of K clock initiates the read/write operation, and all internal operations are self-timed. Refer to the *Timing Reference Diagram for Truth Table* on page 8 for a description of the basic operations of these QUADP (Burst of 4) SRAMs.

Read and write addresses are registered on alternating rising edges of the K clock. Reads and writes are performed in double data rate. The following are registered internally on the rising edge of the K clock:

- Read/write address
- Read enable
- Write enable
- Byte writes for burst addresses 1 and 3
- Data-in for burst addresses 1 and 3

The following are registered on the rising edge of the  $\overline{\mathsf{K}}$  clock:

- Byte writes for burst addresses 2 and 4
- Data-in for burst addresses 2 and 4

Byte writes can change with the corresponding datain to enable or disable writes on a per-byte basis. An internal write buffer enables the data-ins to be registered one cycle after the write address. The first data-in burst is clocked one cycle later than the write command signal, and the second burst is timed to the following rising edge of the  $\overline{K}$  clock. Two full clock cycles are required to complete a write operation.

The device is operated with a single +1.8V power supply and is compatible with HSTL I/O interfaces.



|   | 1    | 2                | 3                | 4                | 5                        | 6               | 7                        | 8                | 9                | 10               | 11  |
|---|------|------------------|------------------|------------------|--------------------------|-----------------|--------------------------|------------------|------------------|------------------|-----|
| А | CQ   | NC/SA*           | SA               | $\overline{W}$   | $\overline{\text{BW}}_2$ | ĸ               | BW <sub>1</sub>          | R                | SA               | NC/SA*           | CQ  |
| В | Q27  | Q18              | D18              | SA               | $\overline{\text{BW}}_3$ | к               | $\overline{\text{BW}}_0$ | SA               | D17              | Q17              | Q8  |
| С | D27  | Q28              | D19              | V <sub>SS</sub>  | SA                       | NC              | SA                       | V <sub>SS</sub>  | D16              | Q7               | D8  |
| D | D28  | D20              | Q19              | V <sub>SS</sub>  | V <sub>SS</sub>          | V <sub>SS</sub> | V <sub>SS</sub>          | V <sub>SS</sub>  | Q16              | D15              | D7  |
| Е | Q29  | D29              | Q20              | V <sub>DDQ</sub> | V <sub>SS</sub>          | V <sub>SS</sub> | V <sub>SS</sub>          | V <sub>DDQ</sub> | Q15              | D6               | Q6  |
| F | Q30  | Q21              | D21              | V <sub>DDQ</sub> | $V_{DD}$                 | V <sub>SS</sub> | $V_{DD}$                 | V <sub>DDQ</sub> | D14              | Q14              | Q5  |
| G | D30  | D22              | Q22              | V <sub>DDQ</sub> | V <sub>DD</sub>          | V <sub>SS</sub> | V <sub>DD</sub>          | V <sub>DDQ</sub> | Q13              | D13              | D5  |
| н | Doff | V <sub>REF</sub> | V <sub>DDQ</sub> | V <sub>DDQ</sub> | $V_{DD}$                 | V <sub>SS</sub> | $V_{DD}$                 | V <sub>DDQ</sub> | V <sub>DDQ</sub> | V <sub>REF</sub> | ZQ  |
| J | D31  | Q31              | D23              | $V_{DDQ}$        | $V_{DD}$                 | V <sub>SS</sub> | $V_{DD}$                 | V <sub>DDQ</sub> | D12              | Q4               | D4  |
| к | Q32  | D32              | Q23              | V <sub>DDQ</sub> | V <sub>DD</sub>          | V <sub>SS</sub> | V <sub>DD</sub>          | V <sub>DDQ</sub> | Q12              | D3               | Q3  |
| L | Q33  | Q24              | D24              | V <sub>DDQ</sub> | V <sub>SS</sub>          | V <sub>SS</sub> | V <sub>SS</sub>          | V <sub>DDQ</sub> | D11              | Q11              | Q2  |
| М | D33  | Q34              | D25              | $V_{SS}$         | $V_{SS}$                 | V <sub>SS</sub> | V <sub>SS</sub>          | V <sub>SS</sub>  | D10              | Q1               | D2  |
| N | D34  | D26              | Q25              | $V_{SS}$         | SA                       | SA              | SA                       | V <sub>SS</sub>  | Q10              | D9               | D1  |
| Р | Q35  | D35              | Q26              | SA               | SA                       | NC              | SA                       | SA               | Q9               | D0               | Q0  |
| R | TDO  | ТСК              | SA               | SA               | SA                       | NC              | SA                       | SA               | SA               | TMS              | TDI |

### x36 FBGA Pinout (Top View)

Note: \*The following pins are reserved for higher densities: 10A for 144Mb, and 2A for 288Mb. QVLD pin (6P) is not supported.

### x18 FBGA Pinout (Top View)

|   | 1         | 2                | 3                | 4                | 5               | 6               | 7                        | 8                | 9                | 10               | 11  |
|---|-----------|------------------|------------------|------------------|-----------------|-----------------|--------------------------|------------------|------------------|------------------|-----|
| А | CQ        | NC/SA*           | SA               | W                | BW <sub>1</sub> | ĸ               | NC                       | R                | SA               | SA               | CQ  |
| В | NC        | Q9               | D9               | SA               | NC              | К               | $\overline{\text{BW}}_0$ | SA               | NC               | NC               | Q8  |
| С | NC        | NC               | D10              | V <sub>SS</sub>  | SA              | NC              | SA                       | V <sub>SS</sub>  | NC               | Q7               | D8  |
| D | NC        | D11              | Q10              | V <sub>SS</sub>  | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub>          | V <sub>SS</sub>  | NC               | NC               | D7  |
| Е | NC        | NC               | Q11              | V <sub>DDQ</sub> | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub>          | V <sub>DDQ</sub> | NC               | D6               | Q6  |
| F | NC        | Q12              | D12              | V <sub>DDQ</sub> | V <sub>DD</sub> | V <sub>SS</sub> | V <sub>DD</sub>          | V <sub>DDQ</sub> | NC               | NC               | Q5  |
| G | NC        | D13              | Q13              | V <sub>DDQ</sub> | V <sub>DD</sub> | V <sub>SS</sub> | V <sub>DD</sub>          | V <sub>DDQ</sub> | NC               | NC               | D5  |
| Н | Doff      | V <sub>REF</sub> | V <sub>DDQ</sub> | V <sub>DDQ</sub> | V <sub>DD</sub> | V <sub>SS</sub> | V <sub>DD</sub>          | V <sub>DDQ</sub> | V <sub>DDQ</sub> | V <sub>REF</sub> | ZQ  |
| J | NC        | NC               | D14              | V <sub>DDQ</sub> | V <sub>DD</sub> | V <sub>SS</sub> | V <sub>DD</sub>          | V <sub>DDQ</sub> | NC               | Q4               | D4  |
| к | NC        | NC               | Q14              | V <sub>DDQ</sub> | V <sub>DD</sub> | V <sub>SS</sub> | V <sub>DD</sub>          | V <sub>DDQ</sub> | NC               | D3               | Q3  |
| L | NC        | Q15              | D15              | V <sub>DDQ</sub> | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub>          | V <sub>DDQ</sub> | NC               | NC               | Q2  |
| М | NC        | NC               | D16              | V <sub>SS</sub>  | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub>          | V <sub>SS</sub>  | NC               | Q1               | D2  |
| Ν | NC        | D17              | Q16              | V <sub>SS</sub>  | SA              | SA              | SA                       | V <sub>SS</sub>  | NC               | NC               | D1  |
| Ρ | NC        | NC               | Q17              | SA               | SA              | NC              | SA                       | SA               | NC               | D0               | Q0  |
| R | TDO       | тск              | SA               | SA               | SA              | NC              | SA                       | SA               | SA               | TMS              | TDI |
|   | Note: *Th | e following p    | oins are res     | erved for hig    | her densitie    | es: 2A for 14   | 44Mb. QVLE               | D pin (6P) is    | not support      | ed.              |     |



### **Pin Description**

| Symbol                                                                       | Pin Number                                                                                                                                                                   | Description                                  |
|------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|
| К, К                                                                         | 6B, 6A                                                                                                                                                                       | Input clock.                                 |
|                                                                              |                                                                                                                                                                              |                                              |
| CQ, CQ                                                                       | 11A, 1A                                                                                                                                                                      | Output echo clock.                           |
| Doff                                                                         | 1H                                                                                                                                                                           | DLL disable when low.                        |
| SA                                                                           | 3A, 9A, 4B, 8B, 5C, 7C, 5N, 6N, 7N, 4P, 5P, 7P, 8P, 3R, 4R, 5R, 7R, 8R, 9R                                                                                                   | 2M x 36 address inputs.                      |
| SA                                                                           | 3A, 9A, 10A, 4B, 8B, 5C, 7C, 5N, 6N, 7N, 4P, 5P, 7P, 8P, 3R, 4R, 5R, 7R, 8R, 9R                                                                                              | 4M x 18 address inputs.                      |
| D0–D8<br>D9–D17<br>D18–D26<br>D27–D35                                        | 10P, 11N, 11M, 10K, 11J, 11G, 10E, 11D, 11C<br>10N, 9M, 9L, 9J, 10G, 9F, 10D, 9C, 9B<br>3B, 3C, 2D, 3F, 2G, 3J, 3L, 3M, 2N<br>1C, 1D, 2E, 1G, 1J, 2K, 1M, 1N, 2P             | 2M x 36 data inputs.                         |
| Q0–Q8<br>Q9–Q17<br>Q18–Q26<br>Q27–Q35                                        | 11P, 10M, 11L, 11K, 10J, 11F, 11E, 10C, 11B<br>9P, 9N, 10L, 9K, 9G, 10F, 9E, 9D, 10B<br>2B, 3D, 3E, 2F, 3G, 3K, 2L, 3N, 3P<br>1B, 2C, 1E, 1F, 2J, 1K, 1L, 2M, 1P             | 2M x 36 data outputs.                        |
| D0–D8<br>D9–D17                                                              | 10P, 11N, 11M, 10K, 11J, 11G, 10E, 11D, 11C<br>3B, 3C, 2D, 3F, 2G, 3J, 3L, 3M, 2N                                                                                            | 4M x 18 data inputs.                         |
| Q0–Q8<br>Q9–Q17                                                              | 11P, 10M, 11L, 11K, 10J, 11F, 11E, 10C, 11B<br>2B, 3D, 3E, 2F, 3G, 3K, 2L, 3N, 3P                                                                                            | 4M x 18 data outputs.                        |
| W                                                                            | 4A                                                                                                                                                                           | Write control, active low.                   |
| R                                                                            | 8A                                                                                                                                                                           | Read control, active low.                    |
| $\overline{BW}_{0,} \overline{BW}_{1,} \overline{BW}_{2,} \overline{BW}_{3}$ | 7B, 7A, 5A,5B                                                                                                                                                                | 2M x 36 byte write control, active low.      |
| $\overline{BW}_{0,}\overline{BW}_{1}$                                        | 7B, 5A                                                                                                                                                                       | 4M x 18 byte write control, active low.      |
| V <sub>REF</sub>                                                             | 2Н, 10Н                                                                                                                                                                      | Input reference level.                       |
| V <sub>DD</sub>                                                              | 5F, 7F, 5G, 7G, 5H, 7H, 5J, 7J, 5K, 7K                                                                                                                                       | Power supply.                                |
| V <sub>DDQ</sub>                                                             | 4E,8E,4F,8F,4G,8G,3H,4H,8H,9H,4J,8J,4K,8K,4L,8L                                                                                                                              | Output power supply.                         |
| V <sub>SS</sub>                                                              | 4C, 8C, 4D, 5D, 6D, 7D, 8D, 5E, 6E, 7E, 6F, 6G, 6H, 6J,<br>6K, 5L, 6L, 7L, 4M, 5M, 6M, 7M, 8M, 4N, 8N                                                                        | Ground.                                      |
| ZQ                                                                           | 11H                                                                                                                                                                          | Output driver impedance control.             |
| TMS, TDI, TCK                                                                | 10R, 11R, 2R                                                                                                                                                                 | IEEE 1149.1 test inputs (1.8V LVTTL levels). |
| TDO                                                                          | 1R                                                                                                                                                                           | IEEE 1149.1 test output (1.8V LVTTL level).  |
| NC for x36                                                                   | 2A, 10A, 6C, 6P, 6R                                                                                                                                                          |                                              |
| NC for x18                                                                   | 2A, 7A, 1B, 5B, 9B, 10B, 1C, 2C, 6C, 9C, 1D, 9D, 10D, 1E, 2E, 9E, 1F, 9F, 10F, 1G, 9G, 10G, 1J, 2J, 9J, 1K, 2K, 9K, 1L, 9L, 10L, 1M, 2M, 9M, 1N, 9N, 10N, 1P, 2P, 6P, 9P, 6R |                                              |



### **Block Diagram**



#### **SRAM Features**

#### **Read Operations**

The SRAM operates continuously in a burst-of-four mode. Read cycles are started by registering  $\overline{R}$  in active low state at the rising edge of the K clock.  $\overline{R}$  can be activated every other cycle because two full cycles are required to complete the burst of four in DDR mode. A set of free-running echo clocks, CQ and  $\overline{CQ}$ , are produced internally with timings identical to the data-outs. The echo clocks can be used as data capture clocks by the receiver device.

The data corresponding to the first address is clocked 2.5 cycles later by the rising edge of the  $\overline{K}$  clock. The data corresponding to the second burst is clocked 3 cycles later by the following rising edge of the K clock. The third data-out is clocked by the subsequent rising edge of the  $\overline{K}$  clock, and the fourth data-out is clocked by the subsequent rising edge of the K clock.

A NOP operation ( $\overline{R}$  is high) does not terminate the previous read.

#### Write Operations

Write operations can also be initiated at every other rising edge of the K clock whenever  $\overline{W}$  is low. The write address is provided simultaneously. Again, the write always occurs in bursts of four.

The write data is provided in a 'late write' mode; that is, the data-in corresponding to the first address of the burst, is presented 1 cycle later or at the rising edge of the following K clock. The data-in corresponding to the second write burst address follows next, registered by the rising edge of  $\overline{K}$ . The third data-in is clocked by the subsequent rising edge of the K clock, and the fourth data-in is clocked by the subsequent rising edge of the  $\overline{K}$  clock.



The data-in provided for writing is initially kept in write buffers. The information in these buffers is written into the array on the third write cycle. A read cycle to the last two write addresses produces data from the write buffers. The SRAM maintains data coherency.

During a write, the byte writes independently control which byte of any of the four burst addresses is written (see *X18/X36 Write Truth Tables* on pages 10 - 11 and *Timing Reference Diagram for Truth Table* on page 8).

Whenever a write is disabled ( $\overline{W}$  is high at the rising edge of K), data is not written into the memory.

#### **RQ Programmable Impedance**

An external resistor, RQ, must be connected between the ZQ pin on the SRAM and  $V_{SS}$  to enable the SRAM to adjust its output driver impedance. The value of RQ must be 5x the value of the intended line impedance driven by the SRAM. For example, an RQ of  $250\Omega$  results in a driver impedance of  $50\Omega$ . The allowable range of RQ to guarantee impedance matching is between  $175\Omega$  and  $350\Omega$ , with the tolerance described in *Programmable Impedance Output Driver DC Electrical Characteristics* on page 16. The RQ resistor should be placed less than two inches away from the ZQ ball on the SRAM module. The capacitance of the loaded ZQ trace must be less than 3 pF.

The ZQ pin can also be directly connected to  $V_{DDQ}$  to obtain a minimum impedance setting. ZQ must never be connected to  $V_{SS}$ .

#### **Programmable Impedance and Power-Up Requirements**

Periodic readjustment of the output driver impedance is necessary as the impedance is greatly affected by drifts in supply voltage and temperature. At power-up, the driver impedance is in the middle of allowable impedances values. The final impedance value is achieved within 2048 clock cycles.

#### **Depth Expansion**

Separate input and output ports enable easy depth expansion, as each port can be selected and deselected independently. Read and write operations can occur simultaneously without affecting each other. Also, all pending read and write transactions are always completed prior to deselecting the corresponding port.



### **Application Example**



#### **Power-Up and Power-Down Sequences**

The following sequence is used for power-up:

1. The power supply inputs must be applied in the following order while keeping Doff in LOW logic state:

- 1) VDD 2) VDDQ 3) VREF
- 2. Start applying stable clock inputs (K,  $\overline{K}$ , C, and  $\overline{C}$ ).
- 3. After clock signals have stabilized, change Doff to HIGH logic state.
- 4. Once the Doff is switched to HIGH logic state, wait an additional 1024 clock cycles to lock the DLL.

NOTES:

- 1. The power-down sequence must be done in reverse of the power-up sequence.
- 2. VDDQ can be allowed to exceed VDD by no more than 0.6V.
- 3. VREF can be applied concurrently with VDDQ.



#### State Diagram



The *Timing Reference Diagram for Truth Table* on page 8 is helpful in understanding the clock and write truth tables, as it shows the cycle relationship between clocks, address, data in, data out, and controls. All read and write commands are issued at the beginning of cycle "t".



# Timing Reference Diagram for Truth Table





|                    | Clock | Con | itrols | Data In             |                                  |                     |                                  | Data Out                          |                        |                                   |                        |
|--------------------|-------|-----|--------|---------------------|----------------------------------|---------------------|----------------------------------|-----------------------------------|------------------------|-----------------------------------|------------------------|
| Mode               | к     | R   | W      | D <sub>B</sub>      | D <sub>B+1</sub>                 | D <sub>B+2</sub>    | D <sub>B+3</sub>                 | Q <sub>A</sub>                    | Q <sub>A+1</sub>       | Q <sub>A+2</sub>                  | Q <sub>A+3</sub>       |
| Stop Clock         | Stop  | х   | х      | Previous<br>State   | Previous<br>State                | Previous<br>State   | Previous<br>State                | Previous<br>State                 | Previous<br>State      | Previous<br>State                 | Previous<br>State      |
| No Operation (NOP) | L→H   | н   | н      | х                   | х                                | х                   | х                                | High-Z                            | High-Z                 | High-Z                            | High-Z                 |
| Read B             | L →H  | L   | х      | х                   | х                                | х                   | х                                | Dout at <del>K</del><br>(t + 2.5) | Dout at K<br>(t + 3.0) | Dout at <del>K</del><br>(t + 3.5) | Dout at K<br>(t + 4.0) |
| Write A            | L →H  | х   | L      | Din at K<br>(t + 1) | Din at <del>K</del><br>(t + 1.5) | Din at K<br>(t + 2) | Din at <del>K</del><br>(t + 2.5) | х                                 | х                      | х                                 | х                      |

#### Clock Truth Table (Use the following table with the Timing Reference Diagram for Truth Table.)

#### Notes:

- 1. Internal burst counter is always fixed as four-bit.
- 2. X = "don't care"; H = logic "1"; L = logic "0".
- 3. A read operation is started when control signal  $\overline{R}$  is active low
- 4. A write operation is started when control signal W is active low. Before entering into stop clock, all pending read and write commands must be completed.
- 5. Consecutive read or write operations can be started only at every other K clock rising edge. If two read or write operations are issued in consecutive K clock rising edges, the second one will be ignored.
- 6. If both  $\overline{R}$  and  $\overline{W}$  are active low after a NOP operation, the write operation will be ignored.
- 7. For timing definitions, refer to the AC Characteristics on page 17. Signals must have AC specifications at timings indicated in parenthesis with respect to switching clocks K and K.



| Operation       | K(t+1) | <b>K</b> (t+1.5) | K(t+2) | <del>K</del> (t+2.5) | $\overline{\text{BW}}_0$ | $\overline{\text{BW}}_1$ | $\overline{\text{BW}}_2$ | $\overline{\text{BW}}_3$ | D <sub>B</sub> | D <sub>B+1</sub>  | D <sub>B+2</sub> | D <sub>B+3</sub> |
|-----------------|--------|------------------|--------|----------------------|--------------------------|--------------------------|--------------------------|--------------------------|----------------|-------------------|------------------|------------------|
| Write Byte 0    | L→H    |                  |        |                      | L                        | н                        | Н                        | н                        | D0-8 (t+1)     |                   |                  |                  |
| Write Byte 1    | L→H    |                  |        |                      | н                        | L                        | н                        | н                        | D9-17 (t+1)    |                   |                  |                  |
| Write Byte 2    | L→H    |                  |        |                      | Н                        | н                        | L                        | н                        | D18-26 (t+1)   |                   |                  |                  |
| Write Byte 3    | L→H    |                  |        |                      | н                        | н                        | н                        | L                        | D27-35 (t+1)   |                   |                  |                  |
| Write All Bytes | L→H    |                  |        |                      | L                        | L                        | L                        | L                        | D0-35 (t+1)    |                   |                  |                  |
| Abort Write     | L→H    |                  |        |                      | н                        | н                        | н                        | н                        | Don't care     |                   |                  |                  |
| Write Byte 0    |        | L→H              |        |                      | L                        | н                        | Н                        | н                        |                | D0-8 (t+1.5)      |                  |                  |
| Write Byte 1    |        | L→H              |        |                      | н                        | L                        | н                        | н                        |                | D9-17 (t+1.5)     |                  |                  |
| Write Byte 2    |        | L→H              |        |                      | н                        | н                        | L                        | н                        |                | D18-26<br>(t+1.5) |                  |                  |
| Write Byte 3    |        | L→H              |        |                      | Н                        | н                        | н                        | L                        |                | D27-35<br>(t+1.5) |                  |                  |
| Write All Bytes |        | L→H              |        |                      | L                        | L                        | L                        | L                        |                | D0-35 (t+1.5)     |                  |                  |
| Abort Write     |        | L→H              |        |                      | н                        | н                        | н                        | н                        |                | Don't care        |                  |                  |
| Write Byte 0    |        |                  | L→H    |                      | L                        | н                        | Н                        | н                        |                |                   | D0-8 (t+2)       |                  |
| Write Byte 1    |        |                  | L→H    |                      | Н                        | L                        | Н                        | н                        |                |                   | D9-17 (t+2)      |                  |
| Write Byte 2    |        |                  | L→H    |                      | Н                        | Н                        | L                        | н                        |                |                   | D18-26<br>(t+2)  |                  |
| Write Byte 3    |        |                  | L→H    |                      | Н                        | Н                        | Н                        | L                        |                |                   | D27-35<br>(t+2)  |                  |
| Write All Bytes |        |                  | L→H    |                      | L                        | L                        | L                        | L                        |                |                   | D0-35 (t+2)      |                  |
| Abort Write     |        |                  | L→H    |                      | н                        | Н                        | Н                        | н                        |                |                   | Don't care       |                  |
| Write Byte 0    |        |                  |        | L→H                  | L                        | н                        | Н                        | н                        |                |                   |                  | D0-8 (t+2.5)     |
| Write Byte 1    |        |                  |        | L→H                  | н                        | L                        | Н                        | н                        |                |                   |                  | D9-17 (t+2.5)    |
| Write Byte 2    |        |                  |        | L→H                  | н                        | н                        | L                        | н                        |                |                   |                  | D18-26 (t+2.5)   |
| Write Byte 3    |        |                  |        | L→H                  | н                        | н                        | Н                        | L                        |                |                   |                  | D27-35 (t+2.5)   |
| Write All Bytes |        |                  |        | L→H                  | L                        | L                        | L                        | L                        |                |                   |                  | D0-35 (t+2.5)    |
| Abort Write     |        |                  |        | L→H                  | Н                        | Н                        | Н                        | н                        |                |                   |                  | Don't care       |

**X36 Write Truth Table** Use the following table with the *Timing Reference Diagram for Truth Table* on page 8.

Notes;

1. For all cases,  $\overline{W}$  needs to be active low during the rising edge of K occurring at time t.

2. For timing definitions refer to the AC Characteristics on page 17. Signals must have AC specifications with respect to switching clocks K and K.



| Operation       | K(t+1) | <b>K</b> (t+1.5) | K(t+2) | <del>K</del> (t+2.5) | $\overline{\text{BW}}_0$ | $\overline{\text{BW}}_1$ | D <sub>B</sub> | D <sub>B+1</sub> | D <sub>B+2</sub> | D <sub>B+3</sub> |
|-----------------|--------|------------------|--------|----------------------|--------------------------|--------------------------|----------------|------------------|------------------|------------------|
| Write Byte 0    | L→H    |                  |        |                      | L                        | н                        | D0-8 (t+1)     |                  |                  |                  |
| Write Byte 1    | L→H    |                  |        |                      | н                        | L                        | D9-17 (t+1)    |                  |                  |                  |
| Write All Bytes | L→H    |                  |        |                      | L                        | L                        | D0-17 (t+1)    |                  |                  |                  |
| Abort Write     | L→H    |                  |        |                      | н                        | н                        | Don't care     |                  |                  |                  |
| Write Byte 0    |        | L→H              |        |                      | L                        | н                        |                | D0-8 (t+1.5)     |                  |                  |
| Write Byte 1    |        | L→H              |        |                      | н                        | L                        |                | D9-17 (t+1.5)    |                  |                  |
| Write All Bytes |        | L→H              |        |                      | L                        | L                        |                | D0-17 (t+1.5)    |                  |                  |
| Abort Write     |        | L→H              |        |                      | н                        | н                        |                | Don't care       |                  |                  |
| Write Byte 0    |        |                  | L→H    |                      | L                        | н                        |                |                  | D0-8 (t+2)       |                  |
| Write Byte 1    |        |                  | L→H    |                      | н                        | L                        |                |                  | D9-17 (t+2)      |                  |
| Write All Bytes |        |                  | L→H    |                      | L                        | L                        |                |                  | D0-17 (t+2)      |                  |
| Abort Write     |        |                  | L→H    |                      | Н                        | н                        |                |                  | Don't care       |                  |
| Write Byte 0    |        |                  |        | L→H                  | L                        | н                        |                |                  |                  | D0-8 (t+2.5)     |
| Write Byte 1    |        |                  |        | L→H                  | Н                        | L                        |                |                  |                  | D9-17 (t+2.5)    |
| Write All Bytes |        |                  |        | L→H                  | L                        | L                        |                |                  |                  | D0-17 (t+2.5)    |
| Abort Write     |        |                  |        | L→H                  | н                        | н                        |                |                  |                  | Don't care       |

**X18 Write Truth Table** Use the following table with the *Timing Reference Diagram for Truth Table* on page 8.

#### Notes;

1. For all cases.  $\overline{W}$  needs to be active low during the rising edge of K occurring at time t.

2. For timing definitions refer to the *AC Characteristics* on page 17. Signals must have AC specifications with respect to switching clocks K and K.



### **Absolute Maximum Ratings**

| Item                        | Symbol            | Rating           | Units |
|-----------------------------|-------------------|------------------|-------|
| Power supply voltage        | V <sub>DD</sub>   | -0.5 to 2.9V     | V     |
| Output power supply voltage | V <sub>DDQ</sub>  | -0.5 to 2.9V     | V     |
| Input voltage               | V <sub>IN</sub>   | -0.5 to VDD+0.3V | V     |
| Data out voltage            | V <sub>DOUT</sub> | -0.5 to 2.6      | V     |
| Operating temperature       | T <sub>A</sub>    | 0 to 70          | °C    |
| Junction temperature        | Т <sub>Ј</sub>    | 110              | °C    |
| Storage temperature         | T <sub>STG</sub>  | -55 to +125      | °C    |

**Note:** Stresses greater than those listed in this table can cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this datasheet is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.



### **Recommended DC Operating Conditions** ( $T_A = 0$ to $+70^{\circ}$ C)

| Parameter                    | Symbol                | Minimum               | Typical | Maximum                | Units | Notes |
|------------------------------|-----------------------|-----------------------|---------|------------------------|-------|-------|
| Supply voltage               | V <sub>DD</sub>       | 1.8 - 5%              |         | 1.8 + 5%               | V     | 1     |
| Output driver supply voltage | V <sub>DDQ</sub>      | 1.4                   |         | 1.9                    | V     | 1     |
| Input high voltage           | V <sub>IH</sub>       | V <sub>REF</sub> +0.1 |         | V <sub>DDQ</sub> + 0.2 | V     | 1, 2  |
| Input low voltage            | V <sub>IL</sub>       | -0.2                  |         | V <sub>REF</sub> - 0.1 | V     | 1, 3  |
| Input reference voltage      | V <sub>REF</sub>      | 0.68                  |         | 0.95                   | V     | 1, 5  |
| Clocks signal voltage        | V <sub>IN - CLK</sub> | -0.2                  |         | V <sub>DDQ</sub> + 0.2 | V     | 1, 4  |

1. All voltages are referenced to V<sub>SS</sub>. All V<sub>DD</sub>, V<sub>DDQ</sub>, and V<sub>SS</sub> pins must be connected. 2. V<sub>IH</sub>(Max) AC = See *0vershoot and Undershoot Timings*.

V<sub>IL</sub>(Min) AC = See Overshoot and Undershoot Timings.
V<sub>IN-CLK</sub> specifies the maximum allowable DC excursions of each clock (K and K).

5. Peak-to-peak AC component superimposed on  $V_{\text{REF}}$  may not exceed 5% of  $V_{\text{REF}}$ 

### **Overshoot and Undershoot Timings**



#### **PBGA Thermal Characteristics**

| Item                                                    | Symbol | Rating | Units |
|---------------------------------------------------------|--------|--------|-------|
| Thermal resistance junction to ambient (airflow = 1m/s) | Røja   | 18.6   | ° C/W |
| Thermal resistance junction to case                     | RØJC   | 4.3    | ° C/W |
| Thermal resistance junction to pins                     | RØJB   | 1.77   | ° C/W |

#### **Capacitance** ( $T_A = 0$ to + 70 C, $V_{DD} = 1.8V - 5\%$ , +5%, f = 1MHz)

| Parameter                     | Symbol           | Test Condition        | Maximum | Units |
|-------------------------------|------------------|-----------------------|---------|-------|
| Input capacitance             | C <sub>IN</sub>  | $V_{IN} = 0V$         | 4       | pF    |
| Data-in capacitance (D0–D35)  | C <sub>DIN</sub> | $V_{DIN} = 0V$        | 4       | pF    |
| Data-out capacitance (Q0–Q35) | C <sub>OUT</sub> | V <sub>OUT</sub> = 0V | 4       | pF    |
| Clocks Capacitance (K, K)     | C <sub>CLK</sub> | $V_{CLK} = 0V$        | 4       | pF    |

# DC Electrical Characteristics (T<sub>A</sub> = 0 to + 70 C, V<sub>DD</sub> = 1.8V -5%, +5%)

| Parameter                                                                                                                      | Symbol                                                                               | Minimum            | Maximum                   | Units | Notes |
|--------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|--------------------|---------------------------|-------|-------|
| x36 average power supply operating current ( $I_{OUT}$ = 0, $V_{IN}$ = $V_{IH}$ or $V_{IL}$ )                                  | I <sub>DD 25</sub><br>I <sub>DD 27</sub><br>I <sub>DD 30</sub><br>I <sub>DD 33</sub> |                    | 1050<br>950<br>850<br>750 | mA    | 1     |
| x18 average power supply operating current ( $I_{OUT} = 0, V_{IN} = V_{IH} \text{ or } V_{IL}$ )                               | I <sub>DD 25</sub><br>I <sub>DD 27</sub><br>I <sub>DD 30</sub><br>I <sub>DD 33</sub> |                    | 1000<br>900<br>800<br>700 | mA    | 1     |
| Power supply standby current $(\overline{R} = V_{IH}, \overline{W} = V_{IH}. All other inputs = V_{IH} or V_{IH}, I_{IH} = 0)$ | I <sub>SB</sub>                                                                      | _                  | 400                       | mA    | 1     |
| Input leakage current, any input (except JTAG) $(V_{IN} = V_{SS} \text{ or } V_{DD})$                                          | ILI                                                                                  | -2                 | +2                        | μΑ    |       |
| Output leakage current<br>( $V_{OUT} = V_{SS}$ or $V_{DDQ}$ , Q in High-Z)                                                     | I <sub>LO</sub>                                                                      | -2                 | +2                        | μA    |       |
| Output "high" level voltage (I <sub>OH</sub> = -6mA)                                                                           | V <sub>OH</sub>                                                                      | V <sub>DDQ</sub> 4 | V <sub>DDQ</sub>          | V     | 2, 3  |
| Output "low" level voltage (I <sub>OL</sub> = +6mA)                                                                            | V <sub>OL</sub>                                                                      | V <sub>SS</sub>    | V <sub>SS</sub> +.4       | V     | 2, 3  |
| JTAG leakage current $(V_{IN} = V_{SS} \text{ or } V_{DD})$                                                                    | I <sub>LIJTAG</sub>                                                                  | -100               | +100                      | A     | 4     |

I<sub>OUT</sub> = chip output current.
Minimum impedance output driver.

3. JEDEC Standard JESD8-6 Class 1 compatible.

4. For JTAG inputs only.



#### **Typical AC Input Characteristics**

| ltem                                                            | Symbol                   | Minimum                | Maximum                | Notes      |
|-----------------------------------------------------------------|--------------------------|------------------------|------------------------|------------|
| AC input logic high                                             | V <sub>IH</sub> (ac)     | V <sub>REF</sub> + 0.2 |                        | 1, 2, 3, 4 |
| AC input logic low                                              | V <sub>IL</sub> (ac)     |                        | V <sub>REF</sub> - 0.2 | 1, 2, 3, 4 |
| Clock input logic high (K, $\overline{K}$ , C, $\overline{C}$ ) | V <sub>IH-CLK</sub> (ac) | V <sub>REF</sub> + 0.2 |                        | 1, 2, 3    |
| Clock input logic low (K, $\overline{K}$ , C, $\overline{C}$ )  | V <sub>IL-CLK</sub> (ac) |                        | V <sub>REF</sub> - 0.2 | 1, 2, 3    |

1. The peak-to-peak AC component superimposed on  $V_{\text{REF}}$  may not exceed 5% of the DC component of  $V_{\text{REF}}.$ 

2. Performance is a function of  $V_{IH}$  and  $V_{IL}$  levels to clock inputs.

3. See the AC Input Definition diagram.

4. See the AC Input Definition diagram. The signals should swing monotonically with no steps rail-to-rail with input signals never ringing back past VIH (AC) and VIL (AC) during the input setup and input hold window. VIH (AC) and VIL (AC) are used for timing purposes only.

### AC Input Definition



### **Programmable Impedance Output Driver DC Electrical Characteristics**

 $(T_A = 0 \text{ to } +70^\circ \text{ C}, V_{DD} = 1.8 \text{ V} -5\%, +5\%, V_{DDQ} = 1.5, 1.8 \text{ V})$ 

| Parameter                                                                                                                                          | Symbol          | Minimum              | Maximum          | Units | Notes |  |  |
|----------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|----------------------|------------------|-------|-------|--|--|
| Output "high" level voltage                                                                                                                        | V <sub>OH</sub> | V <sub>DDQ</sub> / 2 | V <sub>DDQ</sub> | V     | 1, 3  |  |  |
| Output "low" level voltage     V <sub>OL</sub> V <sub>SS</sub> V <sub>DDQ</sub> / 2     V     2, 3                                                 |                 |                      |                  |       |       |  |  |
| 1. $I_{OH} = \left(\frac{VDDQ}{2}\right) / \left(\frac{RQ}{5}\right) \pm 15\% @ V_{OH} = V_{DDQ} / 2 \text{ For: } 175\Omega \le RQ \le 350\Omega$ |                 |                      |                  |       |       |  |  |
| 2. $I_{OL} = \left(\frac{VDDQ}{2}\right) / \left(\frac{RQ}{5}\right) \pm 15\%$ @ $V_{OL} = V_{DDQ} / 2$ For: $175\Omega \le RQ \le 350\Omega$      |                 |                      |                  |       |       |  |  |
| 3. Parameter tested with RQ = $250\Omega$ and V <sub>DDQ</sub> = 1.5V.                                                                             |                 |                      |                  |       |       |  |  |



# AC Test Conditions (T<sub>A</sub> = 0 to +70° C, V<sub>DD</sub> = 1.8V -5%, +5%, V<sub>DDQ</sub> = 1.5, 1.8V)

| Parameter                     | Symbol           | Conditions            | Units | Notes |
|-------------------------------|------------------|-----------------------|-------|-------|
| Dutput driver supply voltage  | V <sub>DDQ</sub> | 1.5, 1.8              | V     |       |
| nput high level               | V <sub>IH</sub>  | V <sub>REF</sub> +0.5 | V     |       |
| nput Low Level                | V <sub>IL</sub>  | V <sub>REF</sub> -0.5 | V     |       |
| nput reference voltage        | V <sub>REF</sub> | 0.75, 0.9             | V     |       |
| nput rise time                | T <sub>R</sub>   | 0.35                  | ns    |       |
| nput fall time                | T <sub>F</sub>   | 0.35                  | ns    |       |
| Dutput timing reference level |                  | V <sub>REF</sub>      | V     |       |
| Clocks reference level        |                  | V <sub>REF</sub>      | V     |       |
| Dutput load conditions        |                  |                       |       | 1, 2  |

### **AC Test Loading**





#### AC CHARACTERISTICS (VDD = 1.8V 0.1V, TA=0 C to +70 C)

| PARAMETER                                                      |                 | 25 (400 | ) MHz) | 27 (37 | 5 MHz) | 30 (33 | 3 MHz) | 33 (30 | 0 MHz) | unit   | notes |
|----------------------------------------------------------------|-----------------|---------|--------|--------|--------|--------|--------|--------|--------|--------|-------|
| PARAMETER                                                      |                 | Min     | Мах    | Min    | Max    | Min    | Max    | Min    | Max    | umit   | notes |
| Clock                                                          |                 |         |        |        |        |        |        |        |        |        |       |
| Clock Cycle Time (K, K)                                        | tKHKH           | 2.50    | 7.5    | 2.66   | 7.5    | 3.00   | 7.5    | 3.30   | 7.5    | ns     |       |
| Clock Phase Jitter (K, $\overline{K}$ )                        | tKC var         |         | 0.20   |        | 0.20   |        | 0.20   |        | 0.20   | ns     | 4     |
| Clock High Time (K, $\overline{\mathbf{K}}$ )                  | tKHKL           | 0.40    |        | 0.40   |        | 0.40   |        | 0.40   |        | cycles |       |
| Clock Low Time (K, $\overline{K}$ )                            | tKLKH           | 0.40    |        | 0.40   |        | 0.40   |        | 0.40   |        | ns     |       |
| Clock to $\overline{\text{Clock}}$ (K, $\overline{\text{K}}$ ) | tKH <b>R</b> H  | 1.06    |        | 1.13   |        | 1.28   |        | 1.40   |        | ns     |       |
| DLL Lock Time (K, $\overline{K}$ )                             | tKC lock        | 2048    |        | 2048   |        | 2048   |        | 2048   |        | cycles | 5     |
| Doff Low period to DLL reset                                   | tDoffLowToReset | 5       |        | 5      |        | 5      |        | 5      |        | ns     |       |
| Output Times                                                   |                 |         |        |        |        |        |        |        |        | -      | -     |
| K, $\overline{\mathbf{K}}$ High to Output Valid                | tCHQV           |         | 0.45   |        | 0.45   |        | 0.45   |        | 0.45   | ns     |       |
| K, $\overline{\mathbf{K}}$ High to Output Hold                 | tCHQX           | -0.45   |        | -0.45  |        | -0.45  |        | -0.45  |        | ns     |       |
| K, <del>K</del> High to Echo Clock Valid                       | tCHCQV          |         | 0.45   |        | 0.45   |        | 0.45   |        | 0.45   | nc     |       |
|                                                                |                 |         | 0.40   |        | 0.45   |        | 0.45   |        | 0.45   | ns     |       |
| K, $\overline{\mathbf{K}}$ High to Echo Clock Hold             | tCHCQX          | -0.45   |        | -0.45  |        | -0.45  |        | -0.45  |        | ns     |       |
| CQ, CQ High to Output Valid                                    | tCQHQV          |         | 0.20   |        | 0.20   |        | 0.20   |        | 0.20   | ns     | 6     |
| CQ, CQ High to Output Hold                                     | tCQHQX          | -0.20   |        | -0.20  |        | -0.20  |        | -0.20  |        | ns     | 6     |
| K, High to Output High-Z                                       | tCHQZ           |         | 0.45   |        | 0.45   |        | 0.45   |        | 0.45   | ns     |       |
| K, High to Output Low-Z                                        | tCHQX1          | -0.45   |        | -0.45  |        | -0.45  |        | -0.45  |        | ns     |       |
| Setup Times                                                    | <u> </u>        |         |        |        |        |        |        |        |        |        | •     |
|                                                                |                 |         |        |        |        |        |        |        |        |        |       |
| Address valid to K rising edge                                 | tAVKH           | 0.40    |        | 0.40   |        | 0.40   |        | 0.40   |        | ns     |       |
| Control inputs valid to K rising edge                          | tIVKH           | 0.40    |        | 0.40   |        | 0.40   |        | 0.40   |        | ns     | 2     |
| Data-in valid to K, K rising                                   |                 | 0.10    |        | 0.10   |        | 0.10   |        | 0.10   |        | 110    | ~     |
| edge                                                           | tDVKH           | 0.28    |        | 0.28   |        | 0.28   |        | 0.28   |        | ns     |       |
| Hold Times                                                     |                 |         |        |        |        |        |        |        |        | ns     |       |
|                                                                |                 |         |        |        |        |        |        |        |        |        |       |
| K rising edge to address hold                                  | tKHAX           | 0.40    |        | 0.40   |        | 0.40   |        | 0.40   |        | ns     |       |
| K rising edge to control inputs hold                           | tKHIX           | 0.40    |        | 0.40   |        | 0.40   |        | 0.40   |        | ns     |       |
| K, $\overline{\mathbf{K}}$ rising edge to data-in              |                 | 0.40    |        | 0.40   |        | 0.40   |        | 0.40   |        | 115    |       |
| k, k hsing edge to data-in<br>hold                             | tKHDX           | 0.28    |        | 0.28   |        | 0.28   |        | 0.28   |        | ns     |       |

Notes:

1. All address inputs must meet the specified setup and hold times for all latching clock edges.

2. Control singles are R, W, BW0, BW1 and (BW2, BW3, also for x36)

3. To avoid bus contention, at a given voltage and temperature tCHQX1 is bigger than tCHQZ.

The specs as shown do not imply bus contention because tCHQX1 is a MIN parameter that is worst case at totally different test conditions (0 C, 1.9V) than tCHQZ, which is a MAX parameter (worst case at 70 C, 1.7V)

It is not possible for two SRAMs on the same board to be at such different voltage and temperature.

4. Clock phase jitter is the variance from clock rising edge to the next expected clock rising edge.

5. Vdd slew rate must be less than 0.1V DC per 50ns for DLL lock retention. DLL lock time begins once Vdd and input clock are stable.

6. Echo clock is very tightly controlled to data valid/data hold. By design, there is a ns variation from echo clock to data. The data sheet parameters reflect tester guard bands and test setup variations



### **Read and Deselect Cycles Timing Diagram**







## Write and NOP Timing Diagram



#### Read, Write, and NOP Timing Diagram





#### IEEE 1149.1 TAP and Boundary Scan

The SRAM provides a limited set of JTAG functions to test the interconnection between SRAM I/Os and printed circuit board traces or other components. There is no multiplexer in the path from I/O pins to the RAM core.

In conformance with IEEE Standard 1149.1, the SRAM contains a TAP controller, instruction register, boundary scan register, bypass register, and ID register.

The TAP controller has a standard 16-state machine that resets internally on power-up. Therefore, a TRST signal is not required.

#### Signal List

- TCK: test clock
- TMS: test mode select
- TDI: test data-in
- TDO: test data-out

#### **JTAG DC Operating Characteristics** ( $T_A = 0$ to $+70^{\circ}$ C) Operates with JEDEC Standard 8-5 (1.8V) logic signal levels

| 1.3<br>-0.3          | — | V <sub>DD</sub> +0.3 | V | 1    |
|----------------------|---|----------------------|---|------|
| -0.3                 |   |                      |   |      |
| 0.0                  | — | 0.5                  | V | 1    |
| V <sub>DD</sub> -0.4 | — | V <sub>DD</sub>      | V | 1, 2 |
| V <sub>SS</sub>      | _ | 0.4                  | V | 1, 3 |
| ١                    |   |                      |   |      |

3. I<sub>OL1</sub> = +2mA

#### JTAG AC Test Conditions ( $T_A = 0$ to $+70^{\circ}$ C, $V_{DD} = 1.8$ V -5%, +5%)

| Parameter                               | Symbol           | Conditions | Units |
|-----------------------------------------|------------------|------------|-------|
| Input pulse high level                  | V <sub>IH1</sub> | 1.3        | V     |
| Input pulse low level                   | V <sub>IL1</sub> | 0.5        | V     |
| Input rise time                         | T <sub>R1</sub>  | 1.0        | ns    |
| Input fall time                         | T <sub>F1</sub>  | 1.0        | ns    |
| Input and output timing reference level |                  | 0.9        | V     |



### JTAG AC Characteristics ( $T_A = 0$ to $+70^{\circ}$ C, $V_{DD} = 1.8$ V -5%, +5%)

| Parameter             | Symbol            | Minimum | Maximum | Units | Notes |
|-----------------------|-------------------|---------|---------|-------|-------|
| TCK cycle time        | t <sub>тнтн</sub> | 20      | —       | ns    |       |
| TCK high pulse width  | t <sub>THTL</sub> | 7       | —       | ns    |       |
| TCk low pulse width   | t <sub>тстн</sub> | 7       | —       | ns    |       |
| TMS setup             | t <sub>MVTH</sub> | 4       | —       | ns    |       |
| TMS hold              | t <sub>THMX</sub> | 4       | —       | ns    |       |
| TDI setup             | t <sub>DVTH</sub> | 4       | _       | ns    |       |
| TDI hold              | t <sub>THDX</sub> | 4       | —       | ns    |       |
| TCK low to valid data | t <sub>TLOV</sub> | _       | 7       | ns    | 1     |

### **JTAG Timing Diagram**





#### **Scan Register Definition**

| Register Name | Bit Size x18 or x36 |
|---------------|---------------------|
| Instruction   | 3                   |
| Bypass        | 1                   |
| ID            | 32                  |
| Boundary Scan | 109                 |

### **ID Register Definition**

|                                | Field Bit Number and Description |                            |                      |                  |  |  |  |
|--------------------------------|----------------------------------|----------------------------|----------------------|------------------|--|--|--|
| Part                           | Revision Number<br>(31:29)       | Part Configuration (28:12) | JEDEC Code<br>(11:1) | Start Bit<br>(0) |  |  |  |
| 4M x 18                        | 000                              | 000100wx0t0q0b0s0          | 000 101 001 00       | 1                |  |  |  |
| 2M x 36                        | 000                              | 000100wx0t0q0b0s0          | 000 101 001 00       | 1                |  |  |  |
| Part Configuration Definition: |                                  |                            |                      |                  |  |  |  |

wx = 11 for x36, 10 for x18

t = 1 for DLL, 0 for non-DLL

q = 1 for QUADB4, 0 for DDR-II

b = 1 for burst of 4, 0 for burst of 2

s = 1 for separate I/0, 0 for common I/O



#### **Instruction Set**

| Code | Instruction | TDO Output                     | Notes |
|------|-------------|--------------------------------|-------|
| 000  | EXTEST      | Boundary Scan Register         | 2,6   |
| 001  | IDCODE      | 32-bit Identification Register |       |
| 010  | SAMPLE-Z    | Boundary Scan Register         | 1, 2  |
| 011  | PRIVATE     | Do not use                     | 5     |
| 100  | SAMPLE      | Boundary Scan Register         | 4     |
| 101  | PRIVATE     | Do not use                     | 5     |
| 110  | PRIVATE     | Do not use                     | 5     |
| 111  | BYPASS      | Bypass Register                | 3     |

1. Places Qs in high-Z in order to sample all input data, regardless of other SRAM inputs.

2. TDI is sampled as an input to the first ID register to allow for the serial shift of the external TDI data.

3. BYPASS register is initiated to V<sub>SS</sub> when BYPASS instruction is invoked. The BYPASS register also holds the last serially loaded TDI when exiting the shift-DR state.

4. SAMPLE instruction does not place DQs in high-Z.

5. This instruction is reserved. Invoking this instruction will cause improper SRAM functionality.

6. This EXTEST is not IEEE 1149.1-compliant. By default, it places Q in high-Z. If the internal register on the scan chain is set high, Q will be updated with information loaded via a previous SAMPLE instruction. The actual transfer occurs during the update IR state after EXTEST is loaded. The value of the internal register can be changed during SAMPLE and EXTEST only.

#### List of IEEE 1149.1 Standard Violations

- 7.2.1.b, e
- 7.7.1.a-f
- 10.1.1.b, e
- 10.7.1.a-d
- 6.1.1.d

### JTAG Block Diagram





### **TAP Controller State Machine**





| Order | Pin ID | Order | Pin ID | Order | Pin ID   |
|-------|--------|-------|--------|-------|----------|
| 1     | 6R     | 37    | 10D    | 73    | 2C       |
| 2     | 6P     | 37    | 9E     | 74    | 3E       |
| 3     | 6N     | 39    | 10C    | 75    | 2D       |
| 4     | 7P     | 40    | 11D    | 76    | 2E       |
| 5     | 7N     | 41    | 9C     | 77    | 1E       |
| 6     | 7R     | 42    | 9D     | 78    | 2F       |
| 7     | 8R     | 43    | 11B    | 79    | 3F       |
| 8     | 8P     | 44    | 11C    | 80    | 1G       |
| 9     | 9R     | 45    | 9B     | 81    | 1F       |
| 10    | 11P    | 46    | 10B    | 82    | 3G       |
| 11    | 10P    | 47    | 11A    | 83    | 2G       |
| 12    | 10N    | 48    | 10A    | 84    | 1H       |
| 13    | 9P     | 49    | 9A     | 85    | 1J       |
| 14    | 10M    | 50    | 8B     | 86    | 2J       |
| 15    | 11N    | 51    | 7C     | 87    | ЗК       |
| 16    | 9M     | 52    | 6C     | 88    | ЗJ       |
| 17    | 9N     | 53    | 8A     | 89    | 2K       |
| 18    | 11L    | 54    | 7A     | 90    | 1K       |
| 19    | 11M    | 55    | 7B     | 91    | 2L       |
| 20    | 9L     | 56    | 6B     | 92    | 3L       |
| 21    | 10L    | 57    | 6A     | 93    | 1M       |
| 22    | 11K    | 58    | 5B     | 94    | 1L       |
| 23    | 10K    | 59    | 5A     | 95    | ЗN       |
| 24    | 9J     | 60    | 4A     | 96    | ЗM       |
| 25    | 9K     | 61    | 5C     | 97    | 1N       |
| 26    | 10J    | 62    | 4B     | 98    | 2M       |
| 27    | 11J    | 63    | 3A     | 99    | 3P       |
| 28    | 11H    | 64    | 2A     | 100   | 2N       |
| 29    | 10G    | 65    | 1A     | 101   | 2P       |
| 30    | 9G     | 66    | 2B     | 102   | 1P       |
| 31    | 11F    | 67    | 3B     | 103   | 3R       |
| 32    | 11G    | 68    | 1C     | 104   | 4R       |
| 33    | 9F     | 69    | 1B     | 105   | 4P       |
| 34    | 10F    | 70    | 3D     | 106   | 5P       |
| 35    | 11E    | 71    | 3C     | 107   | 5N       |
| 36    | 10E    | 72    | 1D     | 108   | 5R       |
|       |        |       |        | 109   | Internal |

### Boundary Scan Exit Order The same length is used for x18 and x36 I/O configuration.

Note:

1) NC pins as defined on FBGA pinouts on page 2 are read as "don't cares".

2) State of Internal pin (#109) is loaded via JTAG





Integrated Silicon Solution, Inc. Rev. B 08/11/2010



### **ORDERING INFORMATION**

# Commercial Range: 0°C to +70°C

| Speed   | Order Part No.       | Organization | Package            |
|---------|----------------------|--------------|--------------------|
| 400 MHz | IS61QDPB42M36-400M3  | 2Mx36        | 165 BGA            |
|         | IS61QDPB42M36-400M3L | 2Mx36        | 165 BGA, Lead-free |
|         | IS61QDPB44M18-400M3  | 4Mx18        | 165 BGA            |
|         | IS61QDPB44M18-400M3L | 4Mx18        | 165 BGA, Lead-free |
| 375 MHz | IS61QDPB42M36-375M3  | 2Mx36        | 165 BGA            |
|         | IS61QDPB42M36-375M3L | 2Mx36        | 165 BGA, Lead-free |
|         | IS61QDPB44M18-375M3  | 4Mx18        | 165 BGA            |
|         | IS61QDPB44M18-375M3L | 4Mx18        | 165 BGA, Lead-free |
| 333 MHz | IS61QDPB42M36-333M3  | 2Mx36        | 165 BGA            |
|         | IS61QDPB42M36-333M3L | 2Mx36        | 165 BGA, Lead-free |
|         | IS61QDPB44M18-333M3  | 4Mx18        | 165 BGA            |
|         | IS61QDPB44M18-333M3L | 4Mx18        | 165 BGA, Lead-free |
| 300 MHz | IS61QDPB42M36-300M3  | 2Mx36        | 165 BGA            |
|         | IS61QDPB42M36-300M3L | 2Mx36        | 165 BGA, Lead-free |
|         | IS61QDPB44M18-300M3  | 4Mx18        | 165 BGA            |
|         | IS61QDPB44M18-300M3L | 4Mx18        | 165 BGA, Lead-free |